

TN-62-02: LPDDR5 Interface Introduction

# **Technical Note**

#### **LPDDR5** Interface

#### **Introduction**

This technical note is a general overview of LPDDR5 Interface and how it differs from LPDD4X. It provides detailed comparisons of pin types and descriptions, interface types, power mode state transitions, and DQ Rx masks.

Pin Comparison: LPDDR4X vs. LPDDR5

**Table 1: Pin Comparison: LPDDR4X vs. LPDDR5** 

| Item          |                   | LPDDR4X                          | LPDDR5                                                                                                                                                                |  |  |  |
|---------------|-------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| CKE           |                   | Supported                        | Not supported to reduce pin count; CS is used to exit from power-down mode or deep-sleep mode                                                                         |  |  |  |
| CS            |                   | LVSTL                            | Dual-mode, high-speed input interface Class I synchronous mode used during normal operation Class II asynchronous mode used during power-down mode or deep-sleep mode |  |  |  |
| Control clock | CA circuit        | CK_t/CK_c (2133 MHz MAX)         | CK_t/CK_c (low-frequency signal, 800 MHz MAX)                                                                                                                         |  |  |  |
|               | Data cir-<br>cuit | CK_t/CK_c (2133 MHz MAX)         | WCK_t/WCK_c (high-frequency signal, 3200<br>MHz MAX)<br>WCK:CK ratio is 2:1 or 4:1                                                                                    |  |  |  |
| CA            | •                 | LVSTL                            | LVSTL                                                                                                                                                                 |  |  |  |
| Data strobe   | Write             | Bidirectional DQS (DQS_t, DQS_c) | WCK (WCK_t, WCK_c)                                                                                                                                                    |  |  |  |
|               | Read              |                                  | RDQS (RDQS_t, RDQS_c)                                                                                                                                                 |  |  |  |
| DQ,DMI        |                   | LVSTL_0.6                        | LVSTL _0.5                                                                                                                                                            |  |  |  |
| Reset_n       |                   | LVCMOS                           | LVCMOS                                                                                                                                                                |  |  |  |



# **TN-62-02: LPDDR5 Interface LPDDR5 Pin Descriptions**

### **LPDDR5 Pin Descriptions**

The device contains one channel per die. A channel is defined as clocking, command, and address with associated data lanes.

**Table 2: LPDDR5 Pin Descriptions** 

| Symbol                                                                         | Туре      | Description                                                                                                                                                                                                                                                                                                                                                                                     |  |
|--------------------------------------------------------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CK_t, CK_c                                                                     | Input     | Clock: CK_t and CK_c are differential clock inputs. All DDR command/ address inputs are sampled on both crossing points of CK_t and CK_c. The first crossing point is the rising (falling) edge of CK_t (CK_c) and the second crossing point is the falling (rising) edge of CK_t (CK_c). For SDR inputs, CS is sampled on the crossing point that is the rising (falling) edge of CK_t (CK_c). |  |
| CS                                                                             | Input     | <b>Chip select:</b> CS is part of the command code and is sampled on the rising (falling) edge of CK_t (CK_c), unless the device is in power-down or deep-sleep mode and becomes an asynchronous signal.                                                                                                                                                                                        |  |
| CA[6:0]                                                                        | Input     | <b>Command/address inputs:</b> CA signals provide the command and address input according to the Command Truth Table.                                                                                                                                                                                                                                                                           |  |
| WCK[1:0]_t, WCK[1:0]_c                                                         | Input     | <b>Data clocks:</b> WCK_t and WCK_c are differential clocks used for write of ta capture and read data output.                                                                                                                                                                                                                                                                                  |  |
| RESET_n                                                                        | Input     | <b>RESET:</b> When asserted LOW, RESET_n resets the die. Reset is an asynchronous signal.                                                                                                                                                                                                                                                                                                       |  |
| DQ[15:0]                                                                       | I/O       | Data input/output: Bidirectional data bus.                                                                                                                                                                                                                                                                                                                                                      |  |
| DMI[1:0]                                                                       | I/O       | <b>Data mask inversion:</b> Data mask inversion (DMI) serves multiple functions, such as data mask (DM), data bus inversion (DBI), and parity at READ with ECC operation by setting the mode register. DMI is a bidirectional signal and each byte of data has a DMI signal.                                                                                                                    |  |
| RDQS[1:0]_t, RDQS[1:0]_c                                                       | 0         | <b>Read data strobe:</b> RDQS_t and RDQS_c are differential output clock signals used to strobe data during a READ operation. RDQS_t is also used as a parity pin during write link protection enabled.                                                                                                                                                                                         |  |
| ZQ                                                                             | Reference | <b>ZQ:</b> ZQ is used to calibrate the output drive strength and the termination resistance as calibration reference. There is one ZQ pad per die. ZQ is connected to $V_{DDQ}$ through a 240 $\Omega$ ±1% resistor.                                                                                                                                                                            |  |
| V <sub>DD1</sub> , V <sub>DD2H</sub> ,<br>V <sub>DD2L</sub> , V <sub>DDQ</sub> | Supply    | <b>Power supplies:</b> V <sub>DD1</sub> : 1.8V; V <sub>DD2H</sub> : 1.05V; V <sub>DD2L</sub> : 0.9V; V <sub>DDQ</sub> : 0.5V or 0.3V. V <sub>DD2L</sub> (0.9V) and V <sub>DDQ</sub> (0.3V) are used during DVFS mode enabled.                                                                                                                                                                   |  |
| V <sub>SS</sub>                                                                | GND       | Ground reference: Power supply ground reference.                                                                                                                                                                                                                                                                                                                                                |  |



# TN-62-02: LPDDR5 Interface Interface Types

### **Interface Types**

**Table 3: Interface Description** 

|                   | Interface              |                                                                       |                                                                                                                                        |                                     |                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|-------------------|------------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Symbol            | Type                   | ODT Support <sup>1</sup>                                              | V <sub>REF</sub>                                                                                                                       | UI                                  | Description                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| CK_t,<br>CK_c     | LVSTL                  | Available<br>(RZQ/1 - RZQ/6)<br>MR11OP[6:4]                           | V <sub>REFCA</sub> Used as VIX_ck reference point during differential mode and as timing reference point during single-ended mode      | N/A                                 | Rx spec similar to LPDDR4X but with slower clock frequency (800 MHz MAX)                                                                                                                                                                                                                                                                                                                   |  |  |  |
| cs                | Dual-mode<br>interface | Available during<br>synchronous mode<br>(RZQ/3 only)<br>MR17OP[4]     | V <sub>DD2H</sub> /3 (fixed<br>V <sub>REF</sub> )                                                                                      | 1UI = 1.0<br>× <sup>t</sup> CK(AVG) | Synchronous mode for command input during normal operation; asynchronous mode during power-down mode or deepsleep mode  CS synchronous mode spec: Similar to LPDDR4X but with hexagonal Rx mask  CS asynchronous mode spec: V <sub>IH</sub> = 550 mV/V <sub>IL</sub> = 130mV To exit power-down mode or deep-sleep mode, CS pulse must be applied; see power mode state transition section |  |  |  |
| CA                | LVSTL                  | Available<br>(RZQ/1 - RZQ/6)<br>MR11OP[6:4]                           | $V_{REFCA}$                                                                                                                            | 1UI = 0.5 ×<br><sup>t</sup> CK(AVG) | LVSTL input. Rx spec similar to LPDDR4X but with a hexagonal Rx mask                                                                                                                                                                                                                                                                                                                       |  |  |  |
| DQ,DMI            | LVSTL                  | Available<br>(RZQ/1 - RZQ/6)<br>MR11OP[2:0]                           | $V_{REFDQ}$                                                                                                                            | 1UI = 0.5 ×<br>tWCK(AVG)            | LVSTL I/O. Interface spec similar to<br>LPDDR4X but with a hexagonal Rx mask                                                                                                                                                                                                                                                                                                               |  |  |  |
| WCK_t,<br>WCK_c   | LVSTL                  | Available<br>(RZQ/1 - RZQ/6)<br>MR18OP[2:0]                           | V <sub>REFDQ</sub> Used as VIX_wck reference point during differential mode and as tim- ing reference point during sin- gle-ended mode | N/A                                 | LVSTL. Rx spec similar to LPDDR4X DQS during writes                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| RDQS_t,<br>RDQS_c | LVSTL                  | Available for RDQS_t<br>parity mode<br>(RZQ/1 - RZQ/6)<br>MR11OP[2:0] | $V_{REFDQ}$                                                                                                                            | 1UI = 0.5 ×<br>tWCK(AVG)            | ·                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| RESET_n           | LVCMOS                 | No                                                                    | N/A                                                                                                                                    | N/A                                 |                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |

Note: 1. V<sub>REFCA</sub> is commonly used between CK\_t/CK\_c and CA. Ensure the ODT setting achieves similar signal swing for CK\_t/CK\_c and CA; otherwise, a VIX\_CK violation may occur.



## TN-62-02: LPDDR5 Interface Power Mode State Transitions with CS Pin

#### **Power Mode State Transitions with CS Pin**

LPDDR5 does not have a CKE signal. To enter power-saving mode (power-down or deep-sleep) use the command code below with the PD or the DSM option asserted.

If neither the PD nor the DSM option is asserted, the interface is not disabled, and the SRX command code is used to exit self refresh.

**Table 4: Command Truth Table for Power-Saving Mode** 

|                   | SDR           | DDR COMMAND PINS |     |     |     |     |     |     |         |
|-------------------|---------------|------------------|-----|-----|-----|-----|-----|-----|---------|
| Command           | CMD<br>Pin CS | CA0              | CA1 | CA2 | CA3 | CA4 | CA5 | CA6 | CK Edge |
| POWER-DOWN ENTRY  | Н             | L                | L   | L   | L   | L   | L   | Н   | R1      |
| (PDE)             | L             | Х                | Х   | Х   | Х   | Х   | Х   | Х   | R2      |
| SELF REFRESH      | Н             | L                | L   | L   | Н   | L   | Н   | Н   | R1      |
| ENTRY (SRE)       | Х             | V                | V   | V   | V   | V   | DSM | PD  | F1      |
| SELF REFRESH EXIT | Н             | L                | L   | L   | Н   | L   | Н   | L   | R1      |
| (SRX)             | Х             | V                | V   | V   | V   | V   | V   | V   | F1      |

When the device is in power-down mode or deep-sleep mode, the CS interface is switched from synchronous mode to asynchronous mode. The CS toggle is used to exit from power-down mode or deep-sleep mode. Note the CS toggle pulse in the Simplified State Diagram below.



## TN-62-02: LPDDR5 Interface Power Mode State Transitions with CS Pin

**Figure 1: Simplified State Diagram** 





## TN-62-02: LPDDR5 Interface LPDDR4 Rx Masks vs. LPDDR5 Rx Masks

#### LPDDR4 Rx Masks vs. LPDDR5 Rx Masks

This section uses a DQ receiver (Rx) example to illustrate the difference between the LPDDR4 and LPDDR5 Rx specification. The CA Rx/CS Rx concept is similar.

#### LPDDR4 DQ Rx Mask and Single Pulse Definition

The LPDDR4 DQ Rx mask is defined as the rectangular mask shown below. The mask (vDIVW, TdIVW\_total) defines the area that must not be encroached on by the input signal in order for the DQ input receiver to successfully capture an input signal.

Figure 2: LPDDR4 DQ Rectangular Rx Mask



Figure 3: LPDDR4 DQ Rx Single Pulse Definition (tDIPW and SRIN dIVW)



Note: 1.  $SRIN_dIVW = V_{dIVW_total}/(t^r \text{ or } t^r)$  signal must be monotonic within  $t^r$  and  $t^r$  range.

Figure 4: LPDDR4 DQ Rx Single Pulse Definition (VIHL(AC))



#### **LPDDR5 DQ Rx Mask and Single Pulse Definition**

The LPDDR5 DQ Rx mask is defined as the hexagonal mask shown below. The mask (vDIVW, <sup>t</sup>DIVW1, <sup>t</sup>DIVW2) defines the area that the must not be encroached on by the input signal in order for the DQ input receiver to successfully capture an input signal.



Figure 5: LPDDR5 DQ Hexagonal Rx Mask



Figure 6: DQ Rx Single Pulse Definition



- Notes: 1. Single pulse includes any cycle of pulse.
  - 2.  $V_{REF(DQ)}$  is a calculated value based on  $V_{DDQ}$  and MR14/MR15.



TN-62-02: LPDDR5 Interface Revision History

### **Revision History**

Rev. A - 04/19

· Initial release

8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-4000 www.micron.com/products/support Sales inquiries: 800-932-4992 Micron and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners.